











OP07C, OP07D

SLOS099G-OCTOBER 1983-REVISED NOVEMBER 2014

# **OP07x Precision Operational Amplifiers**

#### **Features**

- Low Noise
- No External Components Required
- Replace Chopper Amplifiers at a Lower Cost
- Wide Input-Voltage Range: 0 to ±14 V (Typ)
- Wide Supply-Voltage Range: ±3 V to ±18 V

## **Applications**

- Wireless Base Station Control Circuits
- **Optical Network Control Circuits**
- Instrumentation
- Sensors and Controls
- Precision Filters

## 3 Description

These devices offer low offset and long-term stability low-noise, chopperless, means of а bipolar-input-transistor amplifier circuit. For most applications, external components are not required for offset nulling and frequency compensation. The true differential input, with a wide input-voltage range and outstanding common-mode rejection, provides maximum flexibility and performance in high-noise environments and in noninverting applications. Low bias currents and extremely high input impedances are maintained over the entire temperature range.

#### Device Information(1)

| PART NUMBER | PACKAGE (PIN) | BODY SIZE         |
|-------------|---------------|-------------------|
|             | SO (8)        | 6.20 mm × 5.30 mm |
| OP07x       | SOIC (8)      | 4.90 mm × 3.91 mm |
|             | PDIP (8)      | 9.81 mm × 6.35 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## 4 Simplified Schematic





## **Table of Contents**

| 1 | Features 1                           |    | 9.2 Functional Block Diagram                     | 7              |
|---|--------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                       |    | 9.3 Feature Description                          | <mark>7</mark> |
| 3 | Description 1                        |    | 9.4 Device Functional Modes                      | <mark>7</mark> |
| 4 | Simplified Schematic1                | 10 | Application and Implementation                   | 8              |
| 5 | Revision History2                    |    | 10.1 General Application                         | 8              |
| 6 | Pin Functions                        |    | 10.2 Typical Application                         | 8              |
| 7 | Specifications4                      | 11 | Power Supply Recommendations                     | 10             |
| • | 7.1 Absolute Maximum Ratings         | 12 | Layout                                           | 11             |
|   | 7.2 Handling Ratings                 |    | 12.1 Layout Guidelines                           | 11             |
|   | 7.3 Recommended Operating Conditions |    | 12.2 Layout Example                              | 11             |
|   | 7.4 Thermal Information              | 13 | Device and Documentation Support                 | 12             |
|   | 7.5 Electrical Characteristics       |    | 13.1 Related Links                               | 12             |
|   | 7.6 Operating Characteristics        |    | 13.2 Trademarks                                  | 12             |
| 8 | Typical Characteristics6             |    | 13.3 Electrostatic Discharge Caution             | 12             |
| 9 | Detailed Description 7               |    | 13.4 Glossary                                    | 12             |
| • | 9.1 Overview                         | 14 | Mechanical, Packaging, and Orderable Information | 12             |

## 5 Revision History

#### Changes from Revision F (January 2014) to Revision G

Page

Added Applications, Device Information table, Pin Functions table, Handling Ratings table, Thermal Information table, Typical Characteristics, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.

#### Changes from Revision E (May 2004) to Revision F

**Page** 

Deleted Ordering Information table.

Submit Documentation Feedback

Copyright © 1983–2014, Texas Instruments Incorporated



## 6 Pin Functions



NC-No internal connection

#### **Pin Functions**

|                   | PIN | TVDE | DECORPTION                               |  |  |  |
|-------------------|-----|------|------------------------------------------|--|--|--|
| NAME              | NO. | TYPE | DESCRIPTION                              |  |  |  |
| IN+               | 3   | I    | Noninverting input                       |  |  |  |
| IN-               | 2   | I    | I Inverting input                        |  |  |  |
| NC                | 5   | _    | Do not connect                           |  |  |  |
| OFFSET N1         | 1   | 1    | External input offset voltage adjustment |  |  |  |
| OFFSET N2         | 8   | 1    | External input offset voltage adjustment |  |  |  |
| OUT               | 6   | 0    | Output                                   |  |  |  |
| V <sub>CC</sub> + | 7   | _    | Positive supply                          |  |  |  |
| V <sub>CC</sub> - | 4   | _    | Negative supply                          |  |  |  |



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                 |                                                      | MIN | MAX      | UNIT |
|---------------------------------|------------------------------------------------------|-----|----------|------|
| V <sub>CC+</sub> <sup>(2)</sup> | CC+ (2) CC-(2) Supply voltage                        |     | 22       | V    |
| V <sub>CC</sub> -(2)            |                                                      |     | 0        | V    |
|                                 | Differential input voltage (3)                       |     | ±30      | V    |
| VI                              | Input voltage range (either input) <sup>(4)</sup>    |     | ±22      | V    |
|                                 | Duration of output short circuit (5)                 | U   | nlimited |      |
| $T_J$                           | Operating virtual-junction temperature               |     | 150      | °C   |
|                                 | Lead temperature 1.6 mm (1/16 in) from case for 10 s |     | 260      | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- 2) All voltage values, unless otherwise noted, are with respect to the midpoint between  $V_{CC+}$  and  $V_{CC-}$
- (3) Differential voltages are at IN+ with respect to IN-.
- (4) The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 V, whichever is less.
- (5) The output may be shorted to ground or to either power supply.

#### 7.2 Handling Ratings

| PARAMETER          |                            | DEFINITION                                                                    | MIN | MAX  | UNIT |
|--------------------|----------------------------|-------------------------------------------------------------------------------|-----|------|------|
| T <sub>STG</sub>   | Storage temper             | ature range                                                                   | -65 | 150  | °C   |
| V <sub>(ESD)</sub> | Electrostatic<br>Discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 0   | 1000 | V    |
|                    |                            | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0   | 1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                |                                | MIN | MAX | UNIT |
|-------------------|--------------------------------|--------------------------------|-----|-----|------|
| V <sub>CC+</sub>  | Supply voltage                 | 3                              | 18  |     |      |
| V <sub>CC</sub> - | Supply voltage                 |                                | -3  | -18 | V    |
| $V_{IC}$          | Common-mode input voltage      | $V_{CC\pm} = \pm 15 \text{ V}$ | -13 | 13  |      |
| T <sub>A</sub>    | Operating free-air temperature |                                | 0   | 70  | °C   |

#### 7.4 Thermal Information

|                 | THERMAL METRIC <sup>(1)</sup>          | D  | Р  | UNIT |
|-----------------|----------------------------------------|----|----|------|
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 97 | 85 | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.5 Electrical Characteristics

at specified free-air temperature,  $V_{CC\pm} = \pm 15 \text{ V}$  (unless otherwise noted)<sup>(1)</sup>

|                       | DADAMETER                                       | TEST CONDITIONS                                                             | <b>T</b> (2)                  | OP07C |       |     |       | OP07D |     | LINUT |   |
|-----------------------|-------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------|-------|-------|-----|-------|-------|-----|-------|---|
|                       | PARAMETER                                       | TEST CONDITIONS                                                             | T <sub>A</sub> <sup>(2)</sup> | MIN   | TYP   | MAX | MIN   | TYP   | MAX | UNIT  |   |
| V                     | l                                               | V 0V B 500                                                                  | 25°C                          |       | 60    |     |       |       | 150 | \/    |   |
| $V_{IO}$              | Input offset voltage                            | $V_O = 0 V$ $R_S = 50 \Omega$                                               | 0°C to 70°C                   |       | 85    |     |       |       | 250 | μV    |   |
| $\alpha_{VIO}$        | Temperature coefficient of input offset voltage | $V_O = 0 V$ $R_S = 50 \Omega$                                               | 0°C to 70°C                   |       | 0.5   |     |       |       | 2.5 | μV/°C |   |
|                       | Long-term drift of input offset voltage         | See                                                                         |                               |       | 0.4   |     |       |       |     | μV/mo |   |
|                       | Offset adjustment range                         | $R_S = 20 \text{ k}\Omega$ , See Figure 2                                   | 25°C                          |       | ±4    |     |       |       |     | mV    |   |
| 1                     | Input offset current                            |                                                                             | 25°C                          |       | 0.8   |     |       |       | 6   | nA    |   |
| I <sub>IO</sub>       | input onset current                             |                                                                             | 0°C to 70°C                   |       | 1.6   |     |       |       | 8   | IIA   |   |
| $\alpha_{\text{IIO}}$ | Temperature coefficient of input offset current |                                                                             | 0°C to 70°C                   |       | 12    |     |       |       | 50  | pA/°C |   |
| 1                     | Input bias current                              |                                                                             | 25°C                          |       | ±1.8  |     |       |       | ±12 | nA    |   |
| I <sub>IB</sub>       | input bias current                              |                                                                             | 0°C to 70°C                   |       | ±2.2  |     |       |       | ±14 | IIA   |   |
| $\alpha_{\text{IIB}}$ | Temperature coefficient of input bias current   |                                                                             | 0°C to 70°C                   |       | 18    |     |       |       | 50  | pA/°C |   |
| .,                    | Common-mode input voltage range                 |                                                                             | 25°C                          | ±13   | ±14   |     | ±13   | ±14   |     | V     |   |
| V <sub>ICR</sub>      |                                                 |                                                                             | 0°C to 70°C                   | ±13   | ±13.5 |     | ±13   | ±13.5 |     | v     |   |
|                       | Peak output voltage                             | $R_L \ge 10 \text{ k}\Omega$                                                |                               |       | ±12   | ±13 |       | ±12   | ±13 |       | i |
| V                     |                                                 | $R_L \ge 2 k\Omega$                                                         | 25°C                          | ±11.5 | ±12.8 |     | ±11.5 | ±12.8 |     | V     |   |
| $V_{OM}$              |                                                 | $R_L \ge 1 \text{ k}\Omega$                                                 |                               |       | ±12   |     |       | ±12   |     | V     |   |
|                       |                                                 | $R_L \ge 2 k\Omega$                                                         | 0°C to 70°C                   | ±11   | ±12.6 |     | ±11   | ±12.6 |     |       |   |
|                       | Large-signal differential                       | $V_{CC}$ = 15 V, $V_{O}$ = 1.4 V to 11.4 V, $R_{L} \ge 500 \text{ k}\Omega$ | 25°C                          | 100   | 400   |     |       | 400   |     |       |   |
| $A_{VD}$              | voltage amplification                           | $V_{\Omega} = \pm 10, R_{1} = 2 k\Omega$                                    | 25°C                          | 120   | 400   |     | 120   | 400   |     | V/mV  |   |
|                       |                                                 | $V_0 = \pm 10, K_L = 2 K\Omega$                                             | 0°C to 70°C                   | 100   | 400   |     | 100   | 400   |     |       |   |
| B <sub>1</sub>        | Unity-gain bandwidth                            |                                                                             | 25°C                          | 0.4   | 0.6   |     | 0.4   | 0.6   |     | MHz   |   |
| rį                    | Input resistance                                |                                                                             | 25°C                          | 8     | 33    |     | 7     | 31    |     | ΜΩ    |   |
| CMDD                  | Common-mode                                     | V .42 V B .50 O                                                             | 25°C                          | 100   | 120   |     | 94    | 110   |     | 4D    |   |
| CMRR                  | rejection ratio                                 | $V_{IC} = \pm 13 \text{ V}, R_S = 50 \Omega$                                | 0°C to 70°C                   | 97    | 120   |     | 94    | 106   |     | dB    |   |
| k                     | Supply-voltage sensitivity                      | \/ = 12\/ to :40\/ D = 50.0                                                 | 25°C                          |       | 7     | 32  |       | 7     | 32  |       |   |
| k <sub>SVS</sub>      | $(\Delta V_{IO}/\Delta V_{CC})$                 | $V_{CC+} = \pm 3 \text{ V to } \pm 18 \text{ V}, R_S = 50 \Omega$           | 0°C to 70°C                   |       | 10    | 51  |       | 10    | 51  | μV/V  |   |
| D                     | Dower dissination                               | V <sub>O</sub> = 0, No load                                                 | 25°C                          |       | 80    | 150 |       | 80    | 150 | \A/   |   |
| $P_D$                 | Power dissipation                               | $V_{CC+} = \pm 3 \text{ V}, V_{O} = 0, \text{ No load}$                     |                               |       | 4     | 8   |       | 4     | 8   | mW    |   |

<sup>(1)</sup> Because long-term drift cannot be measured on the individual devices prior to shipment, this specification is not intended to be a warranty. It is an engineering estimate of the averaged trend line of drift versus time over extended periods after the first 30 days of operation.

<sup>(2)</sup> All characteristics are measured with zero common-mode input voltage, unless otherwise specified.



## 7.6 Operating Characteristics

at specified free-air temperature,  $V_{CC} = 5 \text{ V}$  (unless otherwise noted)

|                    | PARAMETER                                   | TEST CONDITIONS <sup>(1)</sup> | OP07C | OP07D | UNIT               |
|--------------------|---------------------------------------------|--------------------------------|-------|-------|--------------------|
|                    | PARAWEIER                                   | TEST CONDITIONS.               | TYP   | TYP   | UNII               |
|                    |                                             | f = 10 Hz                      | 10.5  | 10.5  |                    |
| V <sub>n</sub>     | Input offset voltage                        | f = 100 Hz                     | 10.2  | 10.3  | nV/√ <del>Hz</del> |
|                    |                                             | f = 1 kHz                      | 9.8   | 9.8   |                    |
| V <sub>N(PP)</sub> | Peak-to-peak equivalent input noise voltage | f = 0.1 Hz to 10 Hz            | 0.38  | 0.38  | μV                 |
|                    |                                             | f = 10 Hz                      | 0.35  | 0.35  |                    |
| In                 | Equivalent input noise current              | f = 100 Hz                     | 0.15  | 0.15  | nV/√ <del>Hz</del> |
|                    |                                             | f = 1 kHz                      | 0.13  | 0.13  |                    |
| I <sub>N(PP)</sub> | Peak-to-peak equivalent input noise current | f = 0.1 Hz to 10 Hz            | 15    | 15    | pA                 |
| SR                 | Slew rate                                   | $R_L \ge 2 k\Omega$            | 0.3   | 0.3   | V/µs               |

(1) All characteristics are measured under open-loop conditions, with zero common-mode input voltage, unless otherwise noted.

## 8 Typical Characteristics



Submit Documentation Feedback

Copyright © 1983–2014, Texas Instruments Incorporated



## 9 Detailed Description

#### 9.1 Overview

These devices offer low offset and long-term stability by means of a low-noise, chopperless, bipolar-input-transistor amplifier circuit. For most applications, external components are not required for offset nulling and frequency compensation. The true differential input, with a wide input-voltage range and outstanding common-mode rejection, provides maximum flexibility and performance in high-noise environments and in noninverting applications. Low bias currents and extremely high input impedances are maintained over the entire temperature range.

These devices are characterized for operation from 0°C to 70°C.

## 9.2 Functional Block Diagram



## 9.3 Feature Description

#### 9.3.1 Offset-Voltage Null Capability

The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas ( $\beta$ ), collector or emitter resistors, et cetera. The input offset pins allow the designer to adjust for these mismatches by external circuitry. See the *Application and Implementation* section for more details on design techniques.

#### 9.3.2 Slew Rate

The slew rate is the rate at which an operational amplifier can change its output when there is a change on the input. The OP07 has a 0.3-V/µs slew rate.

### 9.4 Device Functional Modes

The OP07 is powered on when the supply is connected. It can be operated as a single supply operational amplifier or dual supply amplifier depending on the application.



## 10 Application and Implementation

#### 10.1 General Application

The input offset voltage of operational amplifiers (op amps) arises from unavoidable mismatches in the differential input stage of the op-amp circuit caused by mismatched transistor pairs, collector currents, current-gain betas ( $\beta$ ), collector or emitter resistors, etc. The input offset pins allow the designer to adjust for these mismatches by external circuitry. These input mismatches can be adjusted by putting resistors or a potentiometer between the inputs as shown in Figure 2. A potentiometer can be used to fine tune the circuit during testing or for applications which require precision offset control. More information about designing using the input-offset pins, see Nulling Input Offset Voltage of Operational Amplifiers (SLOA045).



Figure 2. Input Offset-Voltage Null Circuit

## 10.2 Typical Application

The voltage follower configuration of the operational amplifier is used for applications where a weak signal is used to drive a relatively high current load. This circuit is also called a buffer amplifier or unity gain amplifier. The inputs of an operational amplifier have a very high resistance which puts a negligible current load on the voltage source. The output resistance of the operational amplifier is almost negligible, so it can provide as much current as necessary to the output load.



Figure 3. Voltage Follower Schematic

Submit Documentation Feedback

Copyright © 1983–2014, Texas Instruments Incorporated



## **Typical Application (continued)**

#### 10.2.1 Design Requirements

- Output range of 2 V to 11 V
- Input range of 2 V to 11 V

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Output Voltage Swing

The output voltage of an operational amplifier is limited by its internal circuitry to some level below the supply rails. For this amplifier, the output voltage swing is within ±12 V, which accommodates the input and output voltage requirements.

## 10.2.2.2 Supply and Input Voltage

For correct operation of the amplifier, neither input must be higher than the recommended positive supply rail voltage or lower than the recommended negative supply rail voltage. The chosen amplifier must be able to operate at the supply voltage that accommodates the inputs. Because the input for this application goes up to 11 V, the supply voltage must be 12 V. Using a negative voltage on the lower rail, rather than ground, allows the amplifier to maintain linearity for inputs below 2 V.

#### 10.2.3 Application Curves for Output Characteristics



VIN (V) Figure 6. Current Drawn from Supply (I<sub>CC</sub>) vs the Input Voltage



## 11 Power Supply Recommendations

The OP07 is specified for operation from ±3 to ±18 V; many specifications apply from 0°C to 70°C.

#### **CAUTION**

Supply voltages larger than ±22 V can permanently damage the device (see the *Absolute Maximum Ratings*).

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout Guidelines*.

Submit Documentation Feedback

Copyright © 1983–2014, Texas Instruments Incorporated



## 12 Layout

## 12.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the
  operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance
  power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. On multilayer PCBs, one or more layers are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds, paying attention to the flow of the ground current. For more detailed information, refer to
  Circuit Board Layout Techniques, (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
  it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicularly, as
  opposed to in parallel, with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting
  input minimizes parasitic capacitance, as shown in Layout Example.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

### 12.2 Layout Example



Figure 7. Operational Amplifier Schematic for Noninverting Configuration



Figure 8. Operational Amplifier Board Layout for Noninverting Configuration



## 13 Device and Documentation Support

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| Parts | Product Folder | Sample & Buy | Technical<br>Documents | Tools & Software | Support &<br>Community |
|-------|----------------|--------------|------------------------|------------------|------------------------|
| OP07C | Click here     | Click here   | Click here             | Click here       | Click here             |
| OP07D | Click here     | Click here   | Click here             | Click here       | Click here             |

#### 13.2 Trademarks

All trademarks are the property of their respective owners.

#### 13.3 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

www.ti.com

14-Aug-2021

## **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | <b>Device Marking</b> (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-----------------------------|---------|
| OP-07DP          | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | OP-07DP                     | Samples |
| OP-07DPS         | ACTIVE     | SO           | PS                 | 8    | 80             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP-07D                      | Samples |
| OP-07DPSR        | ACTIVE     | SO           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP-07D                      | Samples |
| OP-07DPSRG4      | ACTIVE     | SO           | PS                 | 8    | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP-07D                      | Samples |
| OP07-W           | ACTIVE     | WAFERSALE    | YS                 | 0    | 3603           | TBD          | Call TI                       | Call TI            |              |                             | Samples |
| OP07CD           | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP07C                       | Samples |
| OP07CDE4         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP07C                       | Samples |
| OP07CDG4         | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP07C                       | Samples |
| OP07CDR          | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | 0 to 70      | OP07C                       | Samples |
| OP07CDRE4        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP07C                       | Samples |
| OP07CDRG4        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP07C                       | Samples |
| OP07CP           | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | OP07CP                      | Samples |
| OP07CPE4         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | OP07CP                      | Samples |
| OP07DD           | ACTIVE     | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP07D                       | Samples |
| OP07DDR          | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP07D                       | Samples |
| OP07DDRE4        | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | OP07D                       | Samples |
| OP07DP           | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | OP07DP                      | Samples |
| OP07DPE4         | ACTIVE     | PDIP         | Р                  | 8    | 50             | RoHS & Green | NIPDAU                        | N / A for Pkg Type | 0 to 70      | OP07DP                      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.



## PACKAGE OPTION ADDENDUM

www.ti.com 14-Aug-2021

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| OP-07DPSR                   | SO              | PS                 | 8 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| OP07CDR                     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OP07CDRG4                   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OP07DDR                     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Jan-2022



\*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| OP-07DPSR | SO           | PS              | 8    | 2000 | 853.0       | 449.0      | 35.0        |
| OP07CDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| OP07CDRG4 | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| OP07DDR   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## **TUBE**



#### \*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| OP-07DP  | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP-07DPS | PS           | SOP          | 8    | 80  | 530    | 10.5   | 4000   | 4.1    |
| OP07CD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| OP07CDE4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| OP07CDG4 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| OP07CP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP07CPE4 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP07DD   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| OP07DP   | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |
| OP07DPE4 | Р            | PDIP         | 8    | 50  | 506    | 13.97  | 11230  | 4.32   |



SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated